



#### **■ FEATURES**

- Proprietary NC-Cap/PSR-II Control:
- ◆ ±4% CC and CV Precision
- Proprietary "Audio Noise Cancellation" Control
- Built-in "Fast Dynamic Response" Control to Meet USB Charge Requirements
- ◆ Proprietary "Zero-Output Startup" Control
- ◆ Proprietary "Smart Output Short Protection"
- Without External Compensation/Filtering Capacitor Needed
- ◆ Max. 50V Output for AC/DC LED Lighting

- Built-in 650V Power MOSFET
- VDD OVP & Clamp
- Multi-Mode Control
- > Built-in Soft Start
- > Pin Floating Protection
- ➤ Low Standby Power Under 75mW
- Wide VDD Operating Range
- Cycle-by-Cycle Current Limiting
- Leading Edge Blanking (LEB)
- Proprietary Cable Drop Compensation
- VDD Under Voltage Lockout (UVLO)

#### ■ APPLICATIONS

- > Small power adapter
- > AC/DC LED lighting
- > Replaces linear transformer and RCC SMPS

➤ Battery chargers for cellular phones, cordless phones, PDA, digital cameras, etc

## ■ PACKAGE and SIMPLIFIED APPLICATION DIAGRAM



|   | Pin No. | Pin Name | 1/0 | Pin Description                                                                                                                                                            |
|---|---------|----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3 | 1       | VDD      | Р   | IC power supply pin.                                                                                                                                                       |
| 7 | 2       | GND      | Р   | Ground                                                                                                                                                                     |
| 5 | 3       | FB       | -   | System feedback pin. This control input regulates both the output voltage in CV mode and output current in CC mode based on the fly-back voltage of the auxiliary winding. |
|   | 4       | CS       | I   | Current sense pin.                                                                                                                                                         |
|   | 5-8     | Drain    | Р   | High voltage power MOSFET drain connection.                                                                                                                                |





#### ■ GENERAL DESCRIPTION

CEP5635 is a high performance, highly integrated DCM (Discontinuous Conduction Mode) Primary Side Regulation (PSR) power switch for offline small power converter applications. It can achieve less than ±4% CV/CC precision.

CEP5635 has built-in proprietary control for CV control, which eliminates external compensation or filtering capacitor. It has built-in cable drop compensation function, which can provide excellent CV performance. The IC uses Multi Mode Control to improve efficiency and reliability and to decrease audio noise energy @ light loadings. The IC can achieve less than 70mW standby power.

CEP5635 integrates proprietary "Audio Noise Cancellation" control for audio noise free operation.

The IC has built-in "Fast Dynamic Response" control to meet USB Charge requirements.

CEP5635 also integrates proprietary "Zero-Output Startup" control to achieve startup when output is near zero voltage. The IC has proprietary "Smart Output Short Protection", which can protect the system with large leakage inductance when output is short circuit.

CEP5635 integrates functions and protections of FB Short Protection, Under Voltage Lockout (UVLO), VDD Over Voltage Protection (VDD OVP), Soft Start, Cycle-by-cycle Current Limiting (OCP), Pin Floating Protection, VDD Clamping.

CEP5635 is available in PDFN5\*6-8 package

#### Ordering Information

| Part Number | Top Mark            | Package | Tape & Reel |
|-------------|---------------------|---------|-------------|
| CEP5635DN8  | C5635<br>YYWW<br>XX | PDFN5*6 | YES         |

#### ■ Block Diagram





# NC-Cap/PSR-II CV/CC Power Switch

## ■ Output Power Table(Note 1)

|             | 230VAC ± 15%(Note 2) | 85-265VAC |
|-------------|----------------------|-----------|
| Part Number | Adapter(Note 3)      | Adapter   |
| CEP5635DN8  | 30W                  | 20W       |

## Comparison between NC-Cap/PSR-II and NC-Cap/PSR

| Function                         | NC-Cap/PSR-II | NC-Cap/PSR |
|----------------------------------|---------------|------------|
| CV/CC Precision                  | ±4%           | ±5%        |
| Audio Noise Cancellation Control | V             |            |
| Fast Dynamic Response Control    | V             |            |
| Zero Output Startup Control      | V             |            |
| Smart Output Short Protection    | V             |            |
| FB Short Protection              | V             |            |
| Maximum Output Voltage           | 50V           | 20V        |

## ■ Absolute Maximum Ratings (Note 4)

| Parameter                              | Value      | Unit          |            |
|----------------------------------------|------------|---------------|------------|
| VDD DC Supply Voltage                  | 31         | V             |            |
| VDD DC Clamp Current                   |            | 10            | mA         |
| Drain pin                              |            | -0.3 to 650   | V          |
| FB, CS voltage range                   |            | -0.3 to 7     | V          |
| Package Thermal Resistance (PDFN5*6-8) | θја        | 62            | °C/W       |
| Fackage Thermal Resistance (FDFN5 6-6) | θјς        | 1.3           | C/VV       |
| Maximum Junction Temperature           |            | 150           | $^{\circ}$ |
| Operating Temperature Range            | -40 to 85  | $^{\circ}$    |            |
| Storage Temperature Range              | -65 to 150 | ${\mathbb C}$ |            |
| Lead Temperature (Soldering, 10sec.)   | 260        | $^{\circ}$    |            |
| ESD Capability, HBM (Human Body Model) | 3          | kV            |            |
| ESD Capability, MM (Machine Model)     |            | 250           | V          |

## ■ Recommended Operation Conditions (Note 5)

| Parameter                     | Value     | Unit          |
|-------------------------------|-----------|---------------|
| Supply Voltage, VDD           | 11 to 30  | V             |
| Operating Ambient Temperature | -40 to 85 | ${\mathbb C}$ |
| Maximum Switching Frequency   | 70K       | Hz            |

- Note 1: The Max. output power is limited by junction Temperature
- Note 2: 230VAC or 100/115VAC with doublers
- **Note 3:** Typical continuous power in a non-ventilated enclosed adapter with sufficient drain pattern as a heat sink at 50 °C ambient.
- **Note 4:** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- **Note 5:** The device is not guaranteed to function outside its operating conditions.



## ■ ELECTRICAL CHARACTERISTICS

(TA =  $25^{\circ}$ C, VDD=16V, if not otherwise noted)

| Symbol                       | Parameter                                                          | Test Conditions                               | Min  | Тур  | Max  | Unit |
|------------------------------|--------------------------------------------------------------------|-----------------------------------------------|------|------|------|------|
| Supply Voltage (VDD) Section |                                                                    |                                               |      |      |      |      |
| I_Startup                    | VDD Start up Current                                               | VDD =UVLO(ON)-1V,<br>Measure current into VDD |      | 3    | 20   | uA   |
| I_VDD_Op                     | Operation Current                                                  | VDD=20V                                       |      | 0.8  | 1.5  | mA   |
| UVLO(ON)                     | VDD Under Voltage Lockout<br>Exit (Startup)                        |                                               | 17   | 19   | 21   | V    |
| UVLO(OFF)                    | VDD Under Voltage Lockout<br>Enter                                 |                                               | 8.5  | 9.5  | 10.5 | V    |
| VDD_OVP                      | VDD Over Voltage Protection trigger                                |                                               | 23   | 25   | 27   | V    |
| VDD_Clamp                    | VDD Zener Clamp Voltage                                            | I(VDD ) = 10 mA                               | 30   | 31.5 | 33   | V    |
| T_Softstart                  | Soft Start Time                                                    |                                               |      | 2    |      | mSec |
| Feedback Inp                 | ut Section(FB Pin)                                                 |                                               |      |      |      |      |
| VFB_EA_Ref                   | Internal Error Amplifier(EA) reference input                       |                                               | 1.97 | 2.0  | 2.03 | V    |
| VFB_DEM                      | Demagnetization comparator threshold                               |                                               |      | 25   |      | mV   |
| Tmin_OFF                     | Minimum OFF time                                                   | (Note 6)                                      |      | 2    |      | uSec |
| Tmax_OFF                     | Maximum OFF time                                                   | (Note 6)                                      |      | 5    |      | mSec |
| VFB_Short                    | Output Short Circuit Threshold                                     |                                               |      | 0.9  |      | V    |
| TFB_Short                    | Output Short Circuit Debounce<br>Time                              |                                               |      | 13   |      | mSec |
| TCC/TDEM                     | Ratio between switching period in CC mode and demagnetization time |                                               |      | 2    |      |      |
| ICable_max                   | Max Cable compensation current                                     |                                               |      | 50   |      | uA   |
| Current Sense                | e Input Section (CS Pin)                                           |                                               | _    |      |      |      |
| T_blanking                   | CS Input Leading Edge<br>Blanking Time                             |                                               |      | 500  |      | nSec |
| Vth_OC                       | Current limiting threshold                                         |                                               | 588  | 600  | 612  | mV   |
| TD_OC                        | Over Current Detection and Control Delay                           |                                               |      | 100  |      | nSec |
| Power Section(Note 7)        |                                                                    |                                               |      |      |      | -    |
| BVdss                        | Power MOSFET Drain Source<br>Breakdown Voltage                     |                                               | 650  |      |      | V    |
| Rdson                        | Static Drain -Source On Resistance                                 | I(Drain)=2A                                   |      | 2.5  |      | Ω    |
| Idss                         | Zero Gate Voltage Drain Current                                    |                                               |      |      | 1    | uA   |
| Td(on)                       | Turn-on delay time                                                 |                                               |      | 7    |      | ns   |
| Td(off)                      | Turn-off delay time                                                |                                               |      | 24   |      | ns   |

Note 6: Guaranteed by design.

Note 7: These parameters, although guaranteed, are not 100% tested in production



#### **OPERATION DESCRIPTION**

CEP5635 is a high performance, highly integrated DCM (Discontinuous Conduction Mode) Primary Side Regulation (PSR) power switch. The built-in high precision CV/CC control makes it very suitable for offline small power converter applications.

#### **PSR Technology Introduction**

Assuming the system works in DCM mode, the power transfer function is given by

$$P = \frac{\eta}{2} \times L_m \times I_{pk}^2 \times f_S = V_o \times I_o \quad \text{(Eq.1)}$$

In the equation above, P is output power, Vo and system output voltage and current respectively.

η is system power transfer efficiency, Lm is transformer primary inductance, fs is system switching frequency, lpk is primary peak current in a switching cycle. The following figure illustrates the waveform in a switching cycle.



In the figure shown above, the IC generates a demagnetization signal (DEM) in each switching cvcle through auxiliary winding. Tdem demagnetization time for CV/CC control. In DCM mode, Tdem can be expressed as;

$$\frac{V_o}{L_m} \times T_{dem} = \frac{N_S}{N_P} \times I_{pk}$$
 (Eq.2)

In Eq.2, Np and Ns are primary and secondary winding turns respectively.

Combined with Eq.1 and Eq. 2, the average output current can be expressed as:

$$I_o = \frac{\eta}{2} \times I_{pk} \times \frac{N_P}{N_S} \times f_S \times T_{dem}$$
 (Eq.3)

#### **CC (Constant Current) Control Scheme**

From Eq.3, it can be easily seen that there are two ways to implement CC control: one is PFM(Pulse Frequency Modulation), the control scheme is to keep lpk to be constant, let the product of Ts and Tdem (fs\*Tdem) to be a constant. In this way, lo will be a value independent to the variation of Vo. Lm. and line input voltage. Another realization method is PWM duty control, the control scheme is to keep fs to be constant, let the product of Tdem and lpk (Tdem\*lpk) to be a constant, in another words, by modulating system duty cycle to realize a constant lo independent to the variation of Vo, Lm and line voltages.

CEP5635 adopts PFM for CC control, the product of Ts and Tdem is given by  $f_{\it S} \times T_{\it dem} = 0.5$ 

$$f_s \times T_{dem} = 0.5$$
 (Eq.4)

## CV (Constant Voltage) Control Scheme

CV control should sample the plateau of auxiliary winding voltage in flyback phase, as shown in Fig.1 The CV control has many implementations, for example, PWM, or PFM, or a combination of both one. In CEP5635, the CV control adopts proprietary multi-mode control, as mention below.

#### Startup Current / Startup Control / **Operating Current**

Startup current of CEP5635 is designed to be very low (typically 3uA) so that VDD could be charged up above UVLO(ON) threshold level and device starts up quickly. The operating current in CEP5635 is as small as 0.5mA (typical). The small operating current results in higher efficiency and reduces the VDD hold-up capacitance requirement.

## **Pin Floating Protection**

In CEP5635, if pin floating situation occurs, the IC is designed to have no damage to system.

#### **NC-Cap/PSR-II Introduction**

#### ◆ ±4% Precision CV / CC Performance

CEP5635 can achieve less than ± 4% variation of CC/CV precision due to the built-in CV accuracy improvement and CC line and load compensation, as shown in Fig.2.

#### Proprietary "Audio Noise Cancellation" Control

CEP5635 has a proprietary "Audio Noise Cancellation" control, which can achieve audio noise free operation in the whole loading range.

## Built-in Fast Dynamic Response Control to Meet USB Charge Requirements

In CEP5635, a fast dynamic response control is integrated to improve system dynamic response performance, thus the charger system can meet the USB charge requirements.



## NC-Cap/PSR-II CV/CC Power Switch

#### **♦** Smart Output Short Protection

The output short circuit protection of conventional PSR system is based on the coupling between auxiliary winding and secondary winding. When output is short, the auxiliary winding cannot provide enough energy to the IC any more. In this way, the system will enter into auto-recovery mode protection. However, the IC may be wrongly supplied if the leakage inductance of the primary winding is large enough.

In CEP5635, if output short circuit occurs, the IC will detect the situation and enter into auto-recovery mode protection.

## **♦ Proprietary Zero-Output Startup Control**

Conventional PSR system may suffer startup failure when output voltage is near zero voltage, which means that there is a gap between OCP (CC point in PSR CV/CC system) and full loading. Larger OCP gap causes larger system cost.

In CEP5635, a proprietary "Zero-Output Startup Control" is adopted to achieve successful startup @ Vout≈0V, as shown in Fig.2.



## ♦ No External Compensation / Filtering Capacitor Needed

CEP5635 uses a proprietary control to eliminate external compensation capacitor, which can simplify system design and lower system cost.

## **◆ Maximum 50V Output for LED Lighting**

CEP5635 can support maximum 50V output, which can be used in AC/DC LED lighting.

## > Proprietary Cable Drop Compensation

CEP5635 has a proprietary built-in cable voltage drop compensation block which can provide a constant output voltage at the end of the cable over the entire load range in CV mode.

## Multi-Mode PSR Control for High Reliability, High Efficiency

Conventional pure PFM controlled PSR system may suffer transformer saturation issue when heavy loading. In CEP5635, a proprietary multi-mode control is adopted to suppress this issue, as shown in Fig.2. Around the full load, the system operates in PWM+PFM mode, which improve the system reliability. Under normal to light load conditions, the IC operates in PFM mode to achieve excellent regulation and high efficiency.

#### Soft Start

CEP5635 features an internal 2ms (typical) soft start that slowly increases the threshold of cycle-bycycle current limiting comparator during startup sequence. Every startup process is followed by a soft start activation.

## Leading Edge Blanking (LEB)

Each time the power MOSFET is switched on, a turn-on spike occurs across the sensing resistor. To avoid premature termination of the switching pulse, an internal leading edge blanking circuit is built in. During this blanking period (500ns, typical), the cycle-by-cycle current limiting comparator is disabled and cannot switch off the GATE driver.

#### Minimum and Maximum OFF Time

In CEP5635, a minimum OFF time (typically 2us) is implemented to suppress ringing when GATE drive is pull off. The maximum OFF time in CEP5635 is typically 5ms, which provides a large range for frequency reduction. In this way, a low standby power of 70mW can be achieved.

# > Built-in Load and AC Line CC Compensation

In conventional PSR system, the output CC (Constant Current) point can vary with output and AC line voltage. In CEP5635 the IC has built-in blocks to compensate the variation, as shown in Fig3. The IC can adjust CC point based on sensed output voltage and PFM duty. In this way, CC accuracy can be improved.



Fig.3

Fig.2

# **CEP5635**

# NC-Cap/PSR-II CV/CC Power Switch

## > Auto Recovery Mode Protection

As shown in Fig.4, once a fault condition is detected, switching will stop. This will cause VDD to fall because no power is delivered form the auxiliary winding.



When VDD falls to UVLO(off) (typical 9.5V), the protection is reset and the operating current reduces to the startup current, which causes VDD to rise, as shown in Fig.4. However, if the fault still exists, the system will experience the above mentioned prss. If the fault has gone, the system resumes normal operation. In this manner, the auto restart can alternatively enable and disable the switching until the fault condition is disappeared.

## > VDD OVP(Over Voltage Protection)

VDD OVP is implemented in CEP5635 and it is a protection of auto-recovery mode.

#### Soft Gate Drive

CEP5635 has a soft totem-pole gate driver with optimized EMI performance. Cross conduction has been avoided to minimize heat dissipation, increase efficiency, and enhance reliability.

#### **■ CHARACTERIZATION PLOTS**













## **■ PACKAGE OUTLINE**





|        | Dimensions In Millimeters |      | Dimensions In Inches  |       |  |
|--------|---------------------------|------|-----------------------|-------|--|
| Symbol | Min                       | Max  | Min                   | Max   |  |
| Α      | 5.85                      | 6.25 | 0.230                 | 0.246 |  |
| A1     | 5.45                      | 5.65 | 0.215                 | 0.222 |  |
| В      | 1.27(                     | BSC) | 0.050(BSC)            |       |  |
| С      | 0.3(E                     | BSC) | 0.012(BSC)            |       |  |
| D      | 5.1                       | 5.3  | 0.201                 | 0.209 |  |
| E      | 0.85                      | 1.05 | 0.033                 | 0.041 |  |
| F      | 3.06                      | 3.46 | 0.120                 | 0.136 |  |
| G      | 1.25                      | 1.65 | 0.049                 | 0.065 |  |
| Н      | 3.8                       | 4.2  | 0.150                 | 0.165 |  |
| I      | 0.254(BSC)                |      | 0.254(BSC) 0.010(BSC) |       |  |
| J      | -                         | 0.15 | -                     | 0.006 |  |
| K      | 0.85                      | 1.05 | 0.033                 | 0.041 |  |